Drain current multiplication in thin pillar vertical MOSFETs due to depletion isolation and charge coupling



Hakim, MMA, de Groot, CH, Hall, S ORCID: 0000-0001-8387-1036 and Ashburn, Peter
(2016) Drain current multiplication in thin pillar vertical MOSFETs due to depletion isolation and charge coupling. JOURNAL OF COMPUTATIONAL ELECTRONICS, 15 (3). pp. 839-849.

[img] Text
JCEL-D-16-00029_Hakim et al June 2016.pdf - Author Accepted Manuscript

Download (2MB)

Abstract

Drain current multiplication in vertical MOSFETs due to body isolation by the drain depletion region and gate–gate charge coupling is investigated at pillar thicknesses in the range of 200–10 nm. For pillar thickness >120 nm depletion isolation does not occur and hence the body contact is found to be completely effective with no multiplication in drain current, whereas for pillar thicknesses <60 nm depletion isolation occurs for all drain biases and hence the body contact is ineffective. For intermediate pillar thicknesses of 60–120 nm, even though depletion isolation is apparent, the body contact is still effective in improving floating body effects and breakdown. At these intermediate pillar thicknesses, a kink is also observed in the output characteristics due to partial depletion isolation. The charging kink and the breakdown behavior are characterized as a function of pillar thickness, and a transition in the transistor behavior is seen at a pillar thickness of 60 nm. For pillar thickness greater than 60 nm, the voltage at which body charging occurs decreases (and the normalized breakdown current increases) with decreasing pillar thickness, whereas for pillar thickness less than 60 nm, the opposite trend is seen. The relative contributions to the drain current of depletion isolation and the inherent gate–gate charge coupling are quantified. For pillar thickness between 120 and 80 nm, the rise in the drain current is found to be mainly due to depletion isolation, whereas for pillar thicknesses <60 nm, the increase in the drain current is found to be governed by the inherent gate–gate charge coupling.

Item Type: Article
Uncontrolled Keywords: Vertical MOSFETs, Partially depleted, Fully depleted, Floating body effects
Depositing User: Symplectic Admin
Date Deposited: 27 Jun 2016 07:46
Last Modified: 19 Jan 2023 07:35
DOI: 10.1007/s10825-016-0853-y
Related URLs:
URI: https://livrepository.liverpool.ac.uk/id/eprint/3001844