# Suppression of Surface Leakage Currents in InAs Avalanche Photodiodes via Sputtering of High-k Dielectric Layers

Zhongming Cao, Ivona Z. Mitrovic (Senior Member IEEE), and Ian Sandall (Member IEEE)

Abstract— The effectiveness of a range of alternative high-k dielectric layers as potential passivation layers for InAs avalanche photodiodes has been investigated. The suppression of surface leakage currents is investigated by analysing the current-voltage performance of differently sized mesa diodes passivated with each oxide layer. Three potential passivation layers, ZnO, Al<sub>2</sub>O<sub>3</sub> and MgO, have been identified, all of which enables suppression of surface leakage in smaller sized devices of a radius of 50  $\mu$ m and at lower temperatures of 175 K compared to a reference SU8 device. The influence of repeated temperature cycling on these layers has also been investigated with Al<sub>2</sub>O<sub>3</sub> passivated devices, exhibiting no change in performance after multiple cooling and heating cycles.

*Index Terms*— high-k dielectric, InAs, avalanche photodiodes, leakage currents.

### I. INTRODUCTION

The ability to detect mid-infrared light efficiently is increasingly important for a range of applications, such as communications, security, medicine and metrology [1-4]. Conventional semiconductor photodiodes have limited sensitivity, especially in photon-starved and high-speed applications such as free-space optical communication and remote sensing. In these applications, avalanche photodiodes (APDs) are often the preferred optical detectors, due to their internal gain mechanisms.

Currently, most applications operating in this wavelength region utilize Cadmium Mercury Telluride (CMT) [5, 6]. However, CMT is an expensive and difficult semiconductor to grow and fabricate, limiting both the price and quantity of devices that are available. Other semiconductor based materials, which have successfully demonstrated as photodetectors operating in the wavelength of  $2 - 3 \mu m$  range, include GaAsSb/InGaAs Type-II superlattices [7, 8]. Photodiodes utilizing the bulk semiconductor InGaAsSb have also been realized over this wavelength range [9, 10]. However, the growth and fabrication of this material are still at a very early stage.

Over recent years, InAs has been demonstrated to operate as an excellent APD over this spectral range with single carrier multiplication and low excess noise [11, 12]. This has more recently led to the demonstration of a linear array of InAs APDs [13], as well as single diodes demonstrating room temperature gains in excess of 100 [14] and APDs capable of detecting down to near single photon levels [7].

However, despite these achievements, the commercial uptake and development of InAs based APDs have not yet occurred. One of the primary reasons for this is that the surface passivation of these devices is a non-trivial matter. Mesa etched diodes, fabricated from narrow bandgap semiconductors are particularly susceptible to surface leakage currents. For InAs it has been reported that the etched surface of InAs results in electron accumulation which leads to the fermi level being pinned above the conduction band minimum and providing an efficient conduction path [15, 16]. In other compound semiconductor systems (for example GaAs and InGaAs) surface passivation techniques to block parasitic current paths, are typically realized by depositing a layer of dielectric such as silicon nitride over the semiconductor surface [17, 18]. However, such techniques have proved unsuccessful when applied to InAs, most likely due to the small bandgap and the

This work is supported by Defence Science and Technology Laboratory (DSTL) under contract ACC107259. We would like to thank the EPSRC National Epitaxial Facility for growth of the InAs wafers. (Corresponding author: Ian Sandall.)

The authors are with the Department of Electrical Engineering and Electronics, University of Liverpool, Brownlow Hill, Liverpool L69 3GJ, U.K. (zmc506@liverpool.ac.uk; lvona@liverpool.ac.uk; lan.Sandall@liverpool.ac.uk).

relatively high deposition temperatures required to achieve a high-quality dielectric layer.

This has led to polymer-based dielectrics being utilized in the best performing InAs devices reported to date. However, these polymers are highly sensitive to their deposition conditions (temperature, relative moisture), making repeatable and reliable manufacture difficult, these layers can also degrade over time. A further disadvantage of making use of these polymer layers is that while they supress surface leakage currents at room temperature in moderate sized diodes (i.e. mesa's with diameters > 100  $\mu$ m), surface-based currents remain present at low temperatures and in smaller devices [19], limiting the potential size of pixel elements in array-based systems. A final issue with such passivation layers is that they can be difficult to obtain good adhesion for electrical bond pads.

A potential alternative passivation route may be to utilize so-called 'high-k' dielectrics to act as the surface passivation layer. This class of dielectrics possess a high dielectric constant, which could provide much greater surface passivation, particularly on narrow bandgap materials. Possible dielectrics such as aluminium oxide (Al2O3) and hafnium oxide (HfO<sub>2</sub>) are now utilized in the production of CMOS circuits and as such are a well-characterized and understood class of materials [20, 21]. They can also be deposited using a low temperature and high throughput techniques such as atomic layer deposition (ALD) and radio frequency (RF) sputtering. A recent example [22] investigated the passivation of surface contamination on InAs(100) by removing the native oxide using annealing in ultra-high vacuum (UHV) under a flux of atomic hydrogen and growing a stoichiometrically controlled oxide (thermal oxide) in UHV, prior to ALD of an Al2O3 high-k layer. Capacitance-voltage measurements confirmed a reduction of the interface trap density compared with an untreated sample, however such work is yet to progress beyond analysing the material interface layer into device applications.

These high-k dielectrics and in particular Al<sub>2</sub>O<sub>3</sub> have been investigated in recent years for the potential suppression of leakage currents in various III-V semiconductor-based devices [23-27]. For example, He *et al.*[27] have investigated the effect of Al<sub>2</sub>O<sub>3</sub> passivation layer on the interface electrical properties of MOS capacitors fabricated using HfTiO as the dielectric on InGaAs, resulting in low leakage current of  $1.17 \times 10^{-5}$  A/cm<sup>2</sup> at an applied gate voltage of 1 V. There have also been a handful of studies on utilizing these passivation layers on other narrow bandgap photodetectors, such as Type-II superlattices [28, 29], however to date, there are no reports of high-k based dielectrics being used in the passivation of InAs photodetectors. In this paper, we present a systematic investigation of the use of sputtering different dielectric layers as potential passivation layers for InAs APDs. By utilizing the same device structure and deposition technique for the passivation layer, we are able to make direct comparisons in terms of the effect of different dielectric layers on suppressing surface leakage currents.

#### **II.** EXPERIMENTAL DETAILS

The epitaxial wafer was grown by Metal Organic Chemical Vapour Deposition (MOCVD) on a 2" n doped InAs substrate. The epitaxial structure consisted of a 1.5  $\mu$ m n<sup>+</sup> doped InAs (1 x 10<sup>18</sup> cm<sup>-3</sup> of Si) layer followed by 4  $\mu$ m of nominally undoped InAs and then a 3.5  $\mu$ m p doped layer (with a linearly graded doping profile extending from 1 x 10<sup>16</sup> to 1 x 10<sup>18</sup> cm<sup>-3</sup> of Zn) which was then capped with a 0.5  $\mu$ m p<sup>+</sup> doped layer (1 x 10<sup>18</sup> cm<sup>-3</sup> of Zn).

The wafer was then fabricated into circular mesa diodes (with radii ranging from 50 to 600  $\mu$ m) using standard mask lithography process and were then etched using preferred chemical etching procedures for InAs of a 1:1:1 (phosphoric acid: hydrogen peroxide: de-ionized water) etch, followed by a finishing etch of 1:8:80 (sulphuric acid: hydrogen peroxide: de-ionized water) [11, 12]. The wafer was then cleaved into a series of approximately 2 cm x 2 cm pieces for passivation. For deposition of high-k layers, the samples were placed in a Moorfields NanoPVD RF Sputter system and in total 4 different dielectric layers were deposited: Zirconium Oxide (ZrO<sub>2</sub>), Zinc Oxide (ZnO), Aluminium Oxide (Al<sub>2</sub>O<sub>3</sub>) and Magnesium Oxide (MgO). The schematic diagram of InAs APD shows in Figure 1.



Figure 1 - The schematic diagram of InAs with the passivation layer

To determine the optimum deposition conditions for each dielectric, a series of initial layers were deposited for each material on planar InAs substrates under different deposition conditions (RF power, argon flow rate and deposition temperature). The sheet resistivity was measured for each layer using a 4-point probe technique, and the conditions resulting in the highest resistance were determined to be optimum.

The selected optimum conditions were then utilized to deposit the dielectric passivation layers onto the etched mesa diodes. The details of the deposited layers and the associated conditions are listed in Table 1. After dielectric deposition, the samples were patterned utilizing standard lithography, and an appropriate wet etch was used to remove the dielectric from the electrical contacts and optical window of the device. A reference sample was also realized by passivating one of the samples with SU8, using standard literature based procedures [12].

| Dielectric                     | Layer     | Deposition  | RF    | Argon  | Sheet           |
|--------------------------------|-----------|-------------|-------|--------|-----------------|
| Material                       | Thickness | Temperature | Power | Flow   | Resistance      |
|                                | (nm)      | (°C)        | (W)   | (sccm) | $(\Omega/\Box)$ |
| ZnO                            | 50        | 25          | 45    | 3      | $3.2\pm0.6\;x$  |
|                                |           |             |       |        | 1011            |
| Al <sub>2</sub> O <sub>3</sub> | 50        | 25          | 45    | 0.5    | $3.5\pm0.7\ x$  |
|                                |           |             |       |        | $10^{10}$       |
| MgO                            | 50        | 25          | 45    | 0.5    | $6.3\pm0.6\;x$  |
|                                |           |             |       |        | 1012            |
| ZrO <sub>2</sub>               | 50        | 25          | 60    | 3      | $1.6\pm0.4\;x$  |
|                                |           |             |       |        | 1012            |

 Table 1 - Deposited high-k dielectric layers and their associated
 deposition conditions

Current-voltage (IV) measurements were performed by an Agilent Technology B1500A Semiconductor Device Analyser with a current compliance limit of 5 mA. At room temperature, the devices were directly probed via a probe station, while for temperature dependant measurements the samples were mounted onto suitable headers and wire bonded, before being placed into a liquid nitrogen cooled cryostat.

## **III. RESULTS AND DISCUSSION**

The room temperature current density versus voltage (JV) curves for differently sized mesa diodes are shown for all passivation materials in Figure 2. The reference device (passivated with SU8), shows good agreement between the larger sized diodes, however as the radius of the mesa's is reduced the current density increases, indicating the presence of significant surface leakage currents in these devices.

The samples passivated with  $ZrO_2$ ,  $Al_2O_3$  and MgO exhibit excellent agreement between different sized mesa's, even down to the smallest radius used in this study (50 µm). This indicates that each of these dielectric layers provides sufficient passivation to suppress any measurable surface leakage currents at room temperature. The  $ZrO_2$  has much poorer performance than the other three high-k dielectrics used, as observed in Figure 2; the resultant devices exhibit a rapid rise in current as the reverse bias is applied, indicating near short circuit behaviour. The reasons for this are not immediately clear, however the deposition of this layer does require significantly higher RF power as detailed in *Table 1*, than the other dielectrics. One possible cause of the degradation in performance is due to this higher power causing significant surface damage to the InAs as the ZrO<sub>2</sub> is initially deposited.



Figure 2 - Room temperature current voltage (JV) curves for InAs APDs of varying sized radius, passivated with different dielectric layers.

To further evaluate the passivation properties of these different layers, temperature dependant IV measurements were undertaken for the ZnO, Al<sub>2</sub>O<sub>3</sub> and MgO samples. Due to poor room temperature performance, the ZrO<sub>2</sub> sample has been discounted for any further investigation in this work. For each passivation layers diodes with radii of 600, 200 and 100  $\mu$ m have been measured as a function of temperature to enable the current density to be compared for each. The resultant curves for all samples at various temperatures are shown in Figure 3. For the SU8 passivated sample, as the temperature is decreased, there is an increasing divergence in the performance of differently sized devices, indicating the increase of non-bulk leakage current mechanisms as the temperature is decreased. This result indicates that as the temperature is decreased, surface leakage currents become more dominant.



Figure 3 - Temperature dependant JV curves for InAs APDs, passivated with different dielectric layers

In contrast, for the three high-k passivated samples, a much better agreement can be seen for all samples and at all temperatures. This indicates that these layers can provide much better suppression of surface leakage currents, even at low temperatures, with only a slight deviation in current densities occurring at high voltages and the lowest temperatures.

To further investigate the temperature dependence of these leakage currents, we have performed an Arrhenius analysis. Figure 4, plots the dark current density for devices with a radius of 200  $\mu$ m at an applied reverse bias of 0.2 V, plotted against 1000 / T, where T is the temperature.



Figure 4 - Comparison of dark current density for devices with a radius of 200  $\mu$ m at a reverse bias of 0.2 V, for different passivation layers

From Figure 4, a clear difference between the SU8 passivated sample and the high-k passivated samples can be seen across all temperatures. At higher temperatures only, a slight reduction in dark current is noticed for the high-k passivated samples, and however as the temperature is decreased, this reduction becomes much larger.

Despite the reduced dark currents for the samples passivated with high-k layers, there are still two distinct slopes and regimes in the Arrhenius plots. A sharp reduction in the dark current as a function of decreasing temperature occurs between room temperature and at approximately 175 K, after which a much slower reduction of the dark current takes place for further reductions in the temperature.

If the dark current was dominated by the diffusion of carriers from the cladding layers [30], then the observed current would be expected to follow a simple Arrhenius plot given by:

$$J = Cexp\left(\frac{-E_A}{k\tau}\right),$$
 (1)

where C is a fitting constant and  $E_A$  is the activation energy, which we have set to 0.36 eV (the bandgap of InAs). The resultant fit is shown by the dashed line in Figure 4 and it shows an excellent agreement with the experimental data over the higher temperature region between 300 to 175 K. As expected, the fit then gives poorer agreement in the lower temperature region due to the onset of surface leakage currents, where generation and recombination of carriers at the surface of the mesa begins to dominate.

The effects of surface leakage seem to be supressed by high-k passivation at high temperature, however, even for the high-k passivated samples, there are still significant (although less compared to the reference SU8 sample) surface leakage currents at lower temperatures. These surface leakage currents are also present in Figure 3, where deviations in the current densities for the differently sized devices can be observed at higher voltages. The currents at lower voltages appear to show a better agreement due to the scale of the plots.

These results show that a variety of high-k dielectric layers can be deposited via sputtering and act as passivation layers with superior performance compared to more standard polymer-based passivation layers.

Another potential drawback from utilizing polymer-based passivation layers is that due to the mismatch in the thermal properties of the polymer layers and the underlying semiconductor layers after repeated temperature cycling, the performance of the device begins to degrade. The most likely cause of such degradation is the difference in thermal expansion and contraction of the InAs and SU8 ( $4.5 \times 10^{-6}$  and  $1.0 \times 10^{-4}$  K<sup>-1</sup> respectively) causing the SU8 to deform and crack, and hence degrading the passivation properties of the layer. A secondary potential advantage of utilizing high-k based passivation layers is improved temperature robustness, due to a lower mismatch in the thermal properties of these layers. ZnO, Al<sub>2</sub>O<sub>3</sub> and MgO exhibit coefficients of expansion of  $4.8 \times 10^{-5}$  [31],  $1.4 \times 10^{-5}$  [32] and  $1.1 \times 10^{-5}$  K<sup>-1</sup> [33] respectively.

To investigate the thermal robustness of these passivation layers, we have performed thermal cycling tests on each sample. For this, we have measured the room temperature IV characteristics and then cooled the sample to a temperature of 77 K at a rate of approximately 5 K per minute; the devices are then held at this temperature for 15 minutes before being heated back to room temperature at the same rate. The room temperature IV characteristics are then measured again before another temperature cycle takes place; up to 10 temperature cycles were undertaken for each sample. The resultant IV plots for devices with a radius of 200  $\mu$ m, taken between temperature cycling runs, are shown in Figure 5.



Figure 5 - Room temperature IV characteristics of passivated InAs, taken between temperature cycles

From Figure 5, it can be seen that for the reference SU8 passivated sample, after one temperature cycle, there is a significant degradation in the electrical performance of the device. After a 2<sup>nd</sup> temperature cycle, the device has undergone significant further degradation and is exhibiting near short-circuit behaviour. For all of the high-k passivated samples, a significant reduction in the degradation after each temperature cycle is observed, with good performance still be maintained even after 10 temperature cycles. For the ZnO passivated sample, no observable difference in the IV characteristics occurs after a single temperature cycle, however, after 10 such cycles an increased current is observed at the highest voltages suggesting some degradation in the layer and onset of some surface leakage current, particularly at higher bias. For the Al2O3 passivated sample, no degradation in performance is observed even after 10 temperature cycles. The MgO sample shows a very slight degradation in performance after each temperature cycling, resulting in almost a 10% higher current at a constant voltage after 10 temperature cycles. These results indicate that all of the high-k layers exhibit improved temperature robustness compared to the more standard SU8 passivation technique, with the best performance being obtained for the sample passivated with Al<sub>2</sub>O<sub>3</sub>. As previously noted, Al<sub>2</sub>O<sub>3</sub> has the closest coefficient of thermal expansion to InAs, which could be the reason for its excellent behaviour under repeated thermal stress.

#### **IV. CONCLUSION**

We have evaluated the use of four alternative passivation layers for InAs avalanche photodiodes based on high-k dielectrics deposited via sputtering technique. We have demonstrated that ZnO, Al<sub>2</sub>O<sub>3</sub> and MgO offer enhanced passivation properties compared to the more standard SU8 layers used previously in the literature. Devices passivated with these layers exhibit bulk dominated dark currents down to smaller sized mesa diodes and at lower temperatures than those passivated with SU8. We have also investigated the robustness of these layers after temperature cycling and showed that high-k passivation layers demonstrate improved performance compared to SU8.

### V. REFERENCES

- M. Achour, "Free-space optics wavelength selection: 10 µm versus shorter wavelengths," *journal of optical networking*, vol. 2, no. 6, pp. 127-143, Jan. 2003, doi: 10.1364/JON.2.000127.
- [2] H. Gao, A. Krier, V. Sherstnev, and Y. Yakovlev, "InAsSb/InAsSbP light emitting diodes for the detection of CO and CO2 at room temperature," *Journal of Physics D: Applied Physics*, vol. 32, no. 15, pp. 1768-1772, Mar. 1999, doi: 10.1088/0022-3727/32/15/302.
- [3] A. Krier, H. Gao, and Y. Mao, "A room temperature photovoltaic detector for the mid-infrared (1.8-3.4 μm) wavelength region," *Semiconductor science and technology*, vol. 13, no. 8, pp. 950-956, May 1998, doi: 10.1088/0268-1242/13/8/021.
- [4] I. M. Baker, S. S. Duncan, and J. W. Copley, "A low-noise laser-gated imaging system for long-range target identification," in *Proceedings of SPIE 2004*, Orlando, Florida, United States, 2004, pp. 133-144.
- [5] S. Ghosh, S. Mallick, K. Banerjee, C. Grein, S. Velicu, J. Zhao, D. Silversmith, J. B. Rodriguez, E. Plis, and S. Krishna,, "Low-noise mid-wavelength infrared avalanche photodiodes," *Journal of electronic materials*, vol. 37, no. 12, pp. 1764-1769, Dec. 2008, doi: 10.1007/s11664-008-0542-0.
- [6] J. Beck, C. Wan, M. Kinch, J. Robinson, P. Mitra, R. Scritchfield, F. Ma, and J. Campbell, , "The HgCdTe electron avalanche photodiode," *Journal of electronic materials*, vol. 35, no. 6, pp. 1166-1173, June. 2006, doi: 10.1007/s11664-006-0237-3.
- [7] C. H. Tan, A. Velichko, L. W. Lim, and J. S. Ng, "Few-photon detection using InAs avalanche photodiodes," *Optics express*, vol. 27, no. 4, pp. 5835-5842, Feb. 2019, doi: 10.1364/OE.27.005835.
- [8] D. S. Ong, J. S. Ng, Y. L. Goh, C. H. Tan, S. Zhang, and J. P. David, "InAlAs Avalanche Photodiode With Type-II Superlattice Absorber for Detection Beyond 2μm," *IEEE Transactions on Electron Devices*, vol. 58, no. 2, pp. 486-489, Feb. 2011, doi: 10.1109/TED.2010.2090352.
- G. R. Savich, D. E. Sidor, X. Du, G. M. Wicks, M. C. Debnath, T. D. Mishima, M. B. Santos, T. D. Golding, M. Jain, and A. P. Craig,,
   "III-V semiconductor extended short-wave infrared detectors," *Journal of Vacuum Science & Technology B, Nanotechnology and Microelectronics: Materials, Processing, Measurement, and Phenomena*, vol. 35, no. 2, p. 02B105, Feb. 2017, doi: 10.1116/1.4975340.
- [10] T. Nguyen, J. Kim, Y. Kim, E. Kim, Q. Nguyen, and S. Lee, "Dual-color short-wavelength infrared photodetector based on InGaAsSb/GaSb heterostructure," *AIP Advances*, vol. 8, no. 2, p. 025015, Feb. 2018, doi: 10.1063/1.5020532.
- [11] A. Marshall, C. Tan, M. Steer, and J. David, "Electron dominated impact ionization and avalanche gain characteristics in InAs photodiodes," *Applied Physics Letters*, vol. 93, no. 11, p. 111107, Sep. 2008, doi: 10.1063/1.2980451.
- [12] A. R. J. Marshall, P. Vines, P. J. Ker, J. P. David, and C. H. Tan, "Avalanche multiplication and excess noise in InAs electron"

avalanche photodiodes at 77 K," *IEEE Journal of Quantum Electronics*, vol. 47, no. 6, pp. 858-864, May 2011, doi: 10.1109/JOE.2011.2128299.

- [13] I. C. Sandall, S. Zhang, and C. H. Tan, "Linear array of InAs APDs operating at 2 μm," *Optics express*, vol. 21, no. 22, pp. 25780-25787, Nov. 2013, doi: 10.1364/OE.21.025780.
- [14] W. Sun, S. J. Maddox, S. R. Bank, and J. C. Campbell, "Record high gain from InAs avalanche photodiodes at room temperature," in *72nd Device Research Conference*, Santa Barbara, CA, USA, 2014, pp. 47-48.
- [15] D. á. Tsui, "Observation of surface bound state and two-dimensional energy band by electron tunneling," *Physical Review Letters*, vol. 24, no. 7, p. 303, Jan. 1970, doi: 10.1103/PhysRevLett.24.303.
- [16] L. Piper, T. Veal, M. Lowe, and C. McConville, "Electron depletion at InAs free surfaces: Doping-induced acceptorlike gap states," *Physical Review B*, vol. 73, no. 19, p. 195321, May. 2006, doi: 0.1103/PhysRevB.73.195321.
- [17] A. Jaouad and V. Aimez, "Passivation of air-exposed AlGaAs using low frequency plasma-enhanced chemical vapor deposition of silicon nitride," *Applied physics letters*, vol. 89, no. 9, p. 092125, Sep. 2006, doi: 10.1063/1.2345030.
- [18] A. Jaouad, V. Aimez, and C. Aktik, "GaAs passivation by low-frequency plasma-enhanced chemical vapour deposition of silicon nitride," *Electronics Letters*, vol. 40, no. 16, pp. 1024-1026, Aug. 2004, doi: 10.1049/el:20045328
- [19] P. J. Ker, A. R. Marshall, A. B. Krysa, J. P. David, and C. H. Tan, "Temperature dependence of leakage current in InAs avalanche photodiodes," *IEEE Journal of quantum electronics*, vol. 47, no. 8, pp. 1123-1128, Aug. 2011, doi: 10.1109/JQE.2011.2159194.
- [20] W. Banerjee, X. Zhang, Q. Luo, H. Lv, Q. Liu, S. Long, and M. Liu,, "Design of CMOS compatible, high-speed, highly-stable complementary switching with multilevel operation in 3D vertically stacked novel Hf02/Al2O3/TiOx (HAT) RRAM," Advanced Electronic Materials, vol. 4, no. 2, p. 1700561, Jan. 2018, doi: 10.1002/aelm.201700561.
- [21] K. S. Agrawal, V. S. Patil, and A. M. Mahajan, "Atomic layer deposited HfO2 ultra-thin films on different crystallographic orientation Ge for CMOS applications," *Thin Solid Films*, vol. 654, pp. 30-37, May 2018, doi: 10.1016/j.tsf.2018.03.083.
- [22] A. Troian, J. V. Knutsson, S. R. McKibbin, S. Yngman, L. Wernersson, A. Mikkelsen, and R. Timm,, "InAs-oxide interface composition and stability upon thermal oxidation and high-k atomic layer deposition," *AIP Advances*, vol. 8, no. 12, p. 125227, Dec. 2018, doi: 10.1063/1.5054292.
- [23] G. He, X. Chen, and Z. Sun, "Interface engineering and chemistry of Hf-based high-k dielectrics on III–V substrates," *Surface science reports*, vol. 68, no. 1, pp. 68-107, Jan. 2013, doi: 0.1016/j.surfrep.2013.01.002.
- [24] G. He, B. Deng, H. Chen, X. Chen, J. Lv, Y. Ma and Z. Sun, "Effect of dimethylaluminumhydride-derived aluminum oxynitride passivation layer on the interface chemistry and band alignment of HfTiO-InGaAs gate stacks," *APL Materials*, vol. 1, no. 1, p. 012104, June. 2013, doi: 10.1063/1.4808243.
- [25] G. He, J. Liu, H. Chen, Y.Liu, Z. Sun, X. Chen, M. Liu and L. Zhang, "Interface control and modification of band alignment and electrical properties of HfTiO/GaAs gate stacks by nitrogen incorporation," *Journal of Materials Chemistry C*, vol. 2, no. 27, pp. 5299-5308, Apr. 2014, doi: 10.1039/c4tc00572d.
- [26] J. Zhang, G. He, Zhou. L, H. Chen, X. Chen, X. Chen, B. Deng, J.Lv and Z. Sun, "Microstructure optimization and optical and interfacial properties modulation of sputtering-derived HfO2 thin films by TiO2 incorporation," *Journal of alloys and compounds*, vol. 611, pp. 253-259, May. 2014, doi: 10.1016/j.jallcom.2014.05.074.
- [27] G. He, J. Gao, H. Chen, J. Cui, Z. Sun, and X. Chen, "Modulating the interface quality and electrical properties of HfTiO/InGaAs gate stack by atomic-layer-deposition-derived Al2O3 passivation layer," ACS applied materials & interfaces, vol. 6, no. 24, pp. 22013-22025, Dec. 2014, doi: 10.1021/am506351u.
- [28] R. Suzuki, K. Ozaki, K. Tsunoda, and H. Nishino, "ALD-Al2O3 passivation effects on surface characteristics of InAs/GaSb type-II superlattice infrared photodetectors," in *Infrared Technology and Applications XLV*, Baltimore, Maryland, United States, 2019, p. 110020B.

- [29] O. Salihoglu, "Atomic layer deposited passivation layers for superlattice photodetectors," *Journal of Vacuum Science & Technology B*, vol. 32, no. 5, p. 051201, Jul. 2014, doi: 10.1116/1.4891164.
- [30] M. Kabir, "Dark current mechanisms in amorphous selenium-based photoconductive detectors: an overview and re-examination," *Journal of Materials Science: Materials in Electronics*, vol. 26, no. 7, pp. 4659-4667, Jan. 2015, doi: 10.1007/s10854-015-2675-2.
- [31] H. Ibach, "Thermal expansion of silicon and zinc oxide (I)," *physica status solidi (b)*, vol. 31, no. 2, pp. 625-634, Mar. 1969, doi: 10.1002/pssb.19690310224.
- [32] M. Halvarsson, V. Langer, and S. Vuorinen, "Determination of the thermal expansion of κ-Al2O3 by high temperature XRD," *Surface* and coatings technology, vol. 76, pp. 358-362, Nov. 1995, doi: 10.1016/0257-8972(95)02558-8.
- [33] D. K. Smith and H. Leider, "Low-temperature thermal expansion of LiH, MgO and CaO," *Journal of Applied Crystallography*, vol. 1, no. 4, pp. 246-249, Nov. 1968, doi: 10.1107/S0021889868005418.