Delay Test for Diagnosis of Power Switches



Khursheed, Saqib, Shi, Kan, Al-Hashimi, Bashir M, Wilson, Peter R and Chakrabarty, Krishnendu
(2014) Delay Test for Diagnosis of Power Switches. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 22 (2). pp. 197-206.

[img] Text
06423290.pdf - Published version

Download (1MB)

Abstract

Power switches are used as a part of the power-gating technique to reduce the leakage power of a design. To the best of our knowledge, this is the first report in open literature to show a systematic diagnosis method for accurately diagnosing power switches. The proposed diagnosis method utilizes the recently proposed design-for-test solution for efficient testing of power switches in the presence of process, voltage, and temperature variation. It divides power switches into segments such that any faulty power switch is detectable, thereby achieving high diagnosis accuracy. The proposed diagnosis method is validated through SPICE simulation using a number of ISCAS benchmarks synthesized with a 90-nm gate library. Simulation results show that, when considering the influence of process variation, the worst case loss of accuracy is less than 4.5%; it is less than 12% when considering VT variations. © 1993-2012 IEEE.

Item Type: Article
Uncontrolled Keywords: Design for test (DFT), diagnosis, leakage power management, power gating, sleep transistor
Depositing User: Symplectic Admin
Date Deposited: 07 Sep 2015 08:53
Last Modified: 16 Mar 2024 06:03
DOI: 10.1109/TVLSI.2013.2239319
Related URLs:
URI: https://livrepository.liverpool.ac.uk/id/eprint/2024264